# **CMPT 295**

Name: Junchen Li

Student ID: 301385486

Date: 2020/4/1

### Assignment 8 - out of 30 marks

#### Objectives:

- Manipulating multidimensional arrays in x86-64 assembly code
- Instruction Set Architecture Memory address resolution versus word size Memory addressing modes
- Timing Diagram
- Sequential and Staged Execution Analysis
- Staged Execution

#### Submission:

- Submit your document called **Assignment\_8.pdf**, which must include your answers to all of the questions in Assignment 8.
  - Add your full name and student number at the top of the first page of your document Assignment\_8.pdf.
- When creating your assignment, first include the question itself and its number then include your answer, keeping the questions in its original numerical order.
- If you hand-write your answers (as opposed to using a computer application to write them):
  When putting your assignment together, do not take photos (no .jpg) of your assignment sheets!
  Scan them instead! Better quality -> easier to read -> easier to mark!
- Submit your assignment **Assignment\_8.pdf** electronically on CourSys.

#### Due:

- Thursday, April 2 at 3pm.
- Late assignments will receive a grade of 0, but they will be marked in order to provide the student with feedback.

#### Marking scheme:

This assignment will be marked as follows:

All questions will be marked for correctness.

The amount of marks for each question is indicated as part of the question.

## 1. [5 marks] Manipulating multidimensional arrays in x86-64 assembly code

Do Problem 3.64 on pages 316 and 317 in our textbook. In addition, replicate the x86-64 assembly code (given in the problem) below and add a descriptive comment to each of its lines.

W#T = hS

```
MIXITY]
A[S] = M + L(S)
= M + L (S * X + W)
= M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S] = M + L (S * X + W)
A[S
```

```
Total size is 3640 from assembly code. And for long the data size is 8

S * W * T * 8 = 3640

S = \frac{3640}{8*65} = 7

S = 7
```

In compiling this program, gcc generates the following assembly code:

long store\_ele(long i, long j, long k, long \*dest) i in %rdi, j in %rsi, k in %rdx, dest in %rcx

}

```
store ele:
                                               11 % rax = 21+7=3#7
leag
        (%rsi,%rsi,2), %rax
                                              // % rax = 4*(3*j)+j=13*j
        (%rsi,%rax,4), %rax
leaq
                                             1/ % vsi=i

1/ % vsi=i * 2 = i * 64

1/ % vdi=i+i*64=65*i
        %rdi, %rsi
movq
        $6, %rsi
salq
        %rsi, %rdi
addq
addq
        %rax, %rdi
                                             1/ % rd2 = 65 * 2+13*1
addq
        %rdi, %rdx
                                            11 % rdx = K+652+139
         A(,%rdx,8), %rax
                                           // % Yax = A + 8(K+65 $ 1+13j)

// ### * dest = A [ 65i + 13 j + K]
movq
        %rax, (%rcx)
movq
         $3640, %eax
movl
                                            11 size of (A) = 3640
ret
                                                %rax = 3640
                                            11 return rax
```

2. [8 marks] Instruction set architecture – Memory address resolution versus word size – Memory addressing modes

#### Part 1

In our lectures (Lectures 22 and 23) and our Assignment 8, we created three instruction sets, namely x295, x295+ and x295++ as part of our exploration of instruction set architecture (ISA) design. For all three of them, we used the following Memory Model:

- Size of memory:  $2^{12} \times 16$  -> this is the size of the external memory, i.e., external to the CPU (processor) this memory is often referred to as RAM
- · Memory address size: 12 bits
- Word size: 16 bits

On Slide 5 of Lecture 23, in our effort to evaluate our ISA, we used three instructions from our x295 instruction set to translate the sample C code: z=(x+y)\*(x-y). Here is the complete Slide 5:



As you can see, this is a scenario in which the ADD instruction is stored at memory addresses  $0 \times 0000$  to  $0 \times 0002$ , the SUB instruction stored at memory addresses  $0 \times 0003$  to  $0 \times 0003$  and the MUL instruction at memory addresses  $0 \times 0006$  to  $0 \times 0008$ .

As we know from our experience of using the computers in CSIL (64-bit computers) and writing x86-64 assembly code, it is not always the case that the smallest addressable memory location is a word of 16 bits. Actually, on most 64-bit computers nowadays, word size is 64 bits and the smallest addressable memory location (often called the **memory address resolution** or **memore resolution**) is 8 bits, i.e., 1 byte.

Let's now make one (1) change to our x295 ISA:

## Memory model:

Size of external memory (RAM): 2<sup>12</sup> × 8
 Let's assume that the decrease in memory locations is not impacting our instruction sets.

• Memory address size: 12 bits

Word size: 16 bits

Everything else about our x295 ISA (its assembly instructions, its templates, its opcodes, etc...) remain as previously defined.

Considering this change to oru x295 ISA, redo Slide 5 of Lecture 23:



Part 2

In our Lecture 25, in order to further decrease the effect of the von Newmann bottleneck, we used a third strategy to reduce the number of memory accesses the processor made when it fetched and executed our instructions. We did this by introducing other types (modes) of operands into our x295++ ISA, namely:

immediate mode, in which the operand is a constant value

Note that our x295++ ISA already had the operand types (modes) **register**, in which an operand can be a register, and **memory**, in which an operand can represent a memory address.

Let's now investigate the effect of these various operand types on the execution of our instructions.

But first, let's modify the Memory Model of our x295++ ISA by making the one (1) change discussed in Part 1 of this question:

## Memory model:

Size of external memory (RAM): 2<sup>12</sup> × 8
 i.e., the memory address resolution (smallest addressable memory location) is now 1 byte.

Now, let's imagine that some assembly instructions (from our x295++ instruction set) are loaded into contiguous memory locations starting at the memory address  $0 \times 240$ . A partial result of disassembling thes instructions produces the following:

```
0x240 COPY $76<sub>10</sub>, r2
????? COPY r0, r2
????? LOAD 0x510, r2
????? LOAD (r1), r2
????? LOAD -16<sub>10</sub>(r3), r2
????? LOAD 0(r0,r1), r2
????? LOAD -8(r1,r0,2), r2
```

In addition, consider the following stack:

| 0x528 | -2010            |
|-------|------------------|
| 0x520 | 010              |
| 0x518 | 20 <sub>10</sub> |
| 0x510 | 4010             |
| 0x508 | 6010             |
| 0x500 | 8010             |

and the following register file:

| r0  | 2410  |
|-----|-------|
| r1  | 0x500 |
| r2  | 400   |
| r3  | 0x520 |
| rip | 0x240 |

As you hand trace the assembly instructions, starting with the instruction indicated by PC (%rip), complete the table below:

| Content<br>of PC | Assembly instruction Word size=16            | Meaning                                | Effective<br>Address | Content<br>of rC  |
|------------------|----------------------------------------------|----------------------------------------|----------------------|-------------------|
| 0x240            | COPY \$76 <sub>10</sub> , r <sup>2</sup> (2) | YC = value                             | n/a                  | 7610              |
| 0×242            | COPY r0, r2<br>4 3 3 (2)                     | rce-ra                                 | n/a                  | 24,0              |
| 0×244            | LOAD 0x510, r2<br>4 12 2 (4)                 | rC ← M[a]                              | 0x510                | OXIIO             |
| 0X246            | LOAD (r1), r2<br>4 2 3 (2)                   | YCHMIVa]                               | 0×500                | 8010              |
| 0×249            | LOAD -16 <sub>10</sub> (r3), r2              | r2-M[ratvolve]                         | 0×110                | 40,0              |
| 0x24gp           | LOAD 0 (r0, r1), r2<br>4 & 2. 2 2            | rC ←<br>M[rA + rB + value]             | 0X518                | 20/10             |
| 0x250            | LOAD -8(r1,r0,2), r2                         | $rC \leftarrow M[rB + (rA*s) + value]$ | 0 X 528              | -20 <sub>10</sub> |

Note: The above assembly instructions do not form a sensical program.

11

Function table Lead D D(t+1)

O X (D(t))

1 0 0

3. [5 marks] Timing Diagram

Complete the Q line on the following timing diagram:



Also, referring to the **Function Table** of the clocked register on Slide 15 of Lecture 27, lable each segment of the Q line with the appropriate row of the Function Table. The 4 segments of the Q line to be labelled are as follows:

- Segment 1 of the Q line goes from the first rising edge of the clock to the second rising edge of the clock,
- Segment 2 of the Q line goes from the second rising edge of the clock to the third,
- Segment 3 of the Q line goes from the third rising edge of the clock to the fourth, and
- Segment 4 of the Q line goes from the fourth rising edge of the clock onwards.

## 4. [4 marks] Sequential and Staged Execution Analysis

Imagine we built a processor. The propagation delay of its entire combinational logic circuit is 600 ps and the propagation delay to load the clocked register we used is 30 ps.

- a. What is the minimum clock cycle time (in picoseconds), the latency (in picoseconds) and throughput (in GIPS) of our processor if it executes instructions sequentially (one after the other)?
- b. What is the minimum clock cycle time (in picoseconds), the latency (in picoseconds) and throughput (in GIPS) of our processor if it executes instruction using staged execution with 8 equal stages?
- a) total combinational logic circuit is 600 ps, there are total five stages, so each stage is 600/5 = 120 ps Min clock cycle time is 120ps + 30ps = 150 ps. The latency is 600PS+J.30=750PS, The throughput is 1 instruction = 1,3 GIPS
- b) each stage is 60% = 75 Ps, min clock cycle time is 75 Ps+30Ps=105Ps. The lateray is 600 Ps+8.30 = 840 Ps and the throughout is 1 instruction = 1.2 GIPS.

## 5. [8 marks] Staged Execution

In our Lecture 28, we described the detailed execution of three assembly instructions of our x295++ instruction set, namely:

- 1. COPY r1, r2
- 2. LOAD 8 (r6), r4
- 3. ADD r0, r5

We did so by listing the micro-instructions into which each of the above instructions are translated during their staged execution.

In this question, you are asked to describe the detailed execution of other assembly instructions of our x295++ instruction set:

- 1. ADD \$0xA, r4 (opcode: 0100)
- 2. LOAD 0xFF0, r2 (opcode: 1010, 0xFF0 is a memory address)
- 3. STORE r0, 0(r5) (opcode: 1111)
- 4. SUB r3, r7 (opcode: 0010)

# When answering this question:

- Follow the manner in which this detailed description was done on Slides 7, 8 and 9 of Lecture 28, and
- Assume that the memory model of our x295++ ISA has now been modified such that its Memory address resolution (smallest addressable memory location) is now a 1 byte (its word size remains set to 16 bits - no change).

Suggestion: When answering this Question 5, you may find Section 4.3.1 of our textbook very useful.

D ADD \$0XA, Y4 16 bits.

(D) LOAD OXFFO, Y2

(O) LOAD OXFO, Y2

(O) LOAD OXFFO, Y2

(O ValB = VI4] Decode (2) Val C = Val A+ Val B Execute 3 YE47 - valc write back (5)

(3) STORE ro, D(rs) PC = PC+2 ( Iward) ValA = rIs] roll } Decode (2) Val EL-ValA+Value Execute(3) MI Value ] = ValB write back (1)

#### Bonus 2 marks:

Even though we have not included the following assembly instruction in our x295++ instruction set, describe the detailed execution of:

Note: We can assume that the meaning of the POP instruction in x295++ is equivalent to the POPQ instruction in x86-64. YSP stack pointer